



# 12-, 14-, 16-Bit, Eight-Channel, Simultaneous Sampling ANALOG-TO-DIGITAL CONVERTERS

Check for Samples: ADS8528, ADS8548, ADS8568

#### **FEATURES**

- Family of 12-, 14-, 16-Bit, Pin- and Software-Compatible ADCs
- Maximum Data Rate Per Channel:
  - ADS8528: 650kSPS (PAR) or 480kSPS (SER)
  - ADS8548: 600kSPS (PAR) or 450kSPS (SER)
  - ADS8568: 510kSPS (PAR) or 400kSPS (SER)
- Excellent AC Performance:
  - Signal-to-Noise Ratio:
     ADS8528: 73.9dB
     ADS8548: 85dB
     ADS8568: 91.5dB
  - Total Harmonic Distortion:

ADS8528: -89dB ADS8548: -91dB ADS8568: -94dB

- Programmable and Buffered Internal Reference: 0.5V to 2.5V or 0.5V to 3.0V Supports Input Voltage Ranges of Up to ±12V
- Selectable Parallel or Serial Interface
- Scalable Low-Power Operation Using Auto-Sleep Mode: Only 32mW at 10kSPS
- Fully Specified Over the Extended Industrial Temperature Range

#### **APPLICATIONS**

- Protection Relays
- Power Quality Measurement
- Multi-Axis Motor Control
- Programmable Logic Controllers
- Industrial Data Acquisition

#### DESCRIPTION

The ADS8528/48/68 contain eight low-power, 12-, 14-, or 16-bit, successive approximation register (SAR)-based analog-to-digital converters (ADCs) with true bipolar inputs. These channels are grouped in four pairs, thus allowing simultaneous high-speed signal acquisition of up to 650kSPS.

The devices support selectable parallel or serial interface with daisy-chain capability. The programmable reference allows handling of analog input signals with amplitudes up to ±12V.

The ADS8528/48/68 family supports an auto-sleep mode for minimum power dissipation and is available in both QFN-64 and LQFP-64 packages. The entire family is specified over a temperature range of -40°C to +125°C.



**A** 

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### FAMILY/ORDERING INFORMATION(1)

| PRODUCT | RESOLUTION<br>(Bits) | MAXIMUM DATA RATE:<br>PAR/SER<br>(kSPS/ch) | SNR<br>(dB, typ) | THD<br>(dB, typ) |
|---------|----------------------|--------------------------------------------|------------------|------------------|
| ADS8528 | 12                   | 650/480                                    | 73.9             | -89              |
| ADS8548 | 14                   | 600/450                                    | 85               | <b>-</b> 91      |
| ADS8568 | 16                   | 510/400                                    | 91.5             | -94              |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com.

## ABSOLUTE MAXIMUM RATINGS(1)

Over operating free-air temperature range, unless otherwise noted.

|                     |                                                                           | VALUE                    | UNIT |
|---------------------|---------------------------------------------------------------------------|--------------------------|------|
|                     | HVDD to AGND                                                              | -0.3 to 18               | V    |
| Commissionaltama    | HVSS to AGND                                                              | -18 to 0.3               | V    |
| Supply voltage      | AVDD to AGND                                                              | -0.3 to 6                | V    |
|                     | DVDD to DGND                                                              | -0.3 to 6                | V    |
| Analog input vol    | tage                                                                      | HVSS - 0.3 to HVDD + 0.3 | V    |
| Reference input     | voltage with respect to AGND                                              | AGND - 0.3 to AVDD + 0.3 | V    |
| Digital input volta | age with respect to DGND                                                  | DGND - 0.3 to DVDD + 0.3 | V    |
| Ground voltage      | difference AGND to DGND                                                   | ±0.3                     | V    |
| Input current to a  | all pins except supply                                                    | ±10                      | mA   |
| Maximum virtual     | junction temperature, T <sub>J</sub>                                      | +150                     | °C   |
| CCD rations         | Human body model (HBM) JEDEC standard 22, test method A114-C.01, all pins | ±2500                    | V    |
| ESD ratings         | Charged device model (CDM) JEDEC standard 22, test method C101, all pins  | ±500                     | V    |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### THERMAL INFORMATION

|                  |                                              | ADS85   | ADS8528/48/68 |          |  |  |
|------------------|----------------------------------------------|---------|---------------|----------|--|--|
|                  | THERMAL METRIC <sup>(1)</sup>                | RGC     | PM            | UNITS    |  |  |
|                  |                                              | 64 PINS | 64 PINS       |          |  |  |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 22      | 48.5          |          |  |  |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 9.0     | 9.4           |          |  |  |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 3.6     | 21.9          | °C // // |  |  |
| Ψлт              | Junction-to-top characterization parameter   | 0.1     | 0.3           | °C/W     |  |  |
| ΨЈВ              | Junction-to-board characterization parameter | 2.9     | 21.4          |          |  |  |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 0.3     | n/a           |          |  |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



## **ELECTRICAL CHARACTERISTICS: ADS8528**

All minimum/maximum specifications are at  $T_A = -40^{\circ}C$  to +125°C, specified supply voltage range, VREF = 2.5V (internal),  $V_{IN} = \pm 10V$ , and  $f_{DATA} = max$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ , HVDD = 15V, HVSS = -15V, AVDD = 5V, and DVDD = 3.3V.

|                                          |                   |                                        | ı     | ADS8528 |      |        |
|------------------------------------------|-------------------|----------------------------------------|-------|---------|------|--------|
| PARAMETER                                |                   | CONDITIONS                             | MIN   | TYP     | MAX  | UNIT   |
| SAMPLING DYNAMICS                        |                   |                                        |       |         |      |        |
| Conversion time                          |                   | Internal conversion clock              |       |         | 1.33 | μs     |
| The second sector                        |                   | Serial interface, all four SDOx active |       |         | 480  | kSPS   |
| Throughput rate                          | f <sub>DATA</sub> | Parallel interface                     |       |         | 650  | kSPS   |
| DC ACCURACY                              |                   |                                        |       |         |      |        |
| Resolution                               |                   |                                        |       | 12      |      | Bits   |
| No missing codes                         |                   |                                        | 12    |         |      | Bits   |
| Integral linearity error <sup>(1)</sup>  | INL               |                                        | -0.75 | ±0.2    | 0.75 | LSB    |
| Differential linearity error             | DNL               |                                        | -0.5  | ±0.2    | 0.5  | LSB    |
| Offset error                             |                   |                                        | -1.5  | ±0.5    | 1.5  | mV     |
| Offset error matching                    |                   |                                        | -0.65 |         | 0.65 | mV     |
| Offset error drift                       |                   |                                        |       | ±3.5    |      | μV/°C  |
| Gain error                               |                   | Referenced to voltage at REFIO         | -0.5  | ±0.25   | 0.5  | %      |
|                                          |                   | Between channels of any pair           | -0.2  |         | 0.2  | %      |
| Gain error matching                      |                   | Between any two channels               | -0.4  |         | 0.4  | %      |
| Gain error drift                         |                   | Referenced to voltage at REFIO         |       | ±6      |      | ppm/°C |
| AC ACCURACY                              |                   |                                        |       |         |      |        |
| Signal-to-noise ratio                    | SNR               | At f <sub>IN</sub> = 10kHz             | 73    | 73.9    |      | dB     |
| Signal-to-noise ratio + distortion       | SINAD             | At f <sub>IN</sub> = 10kHz             | 73    | 73.8    |      | dB     |
| Total harmonic distortion <sup>(2)</sup> | THD               | At f <sub>IN</sub> = 10kHz             |       | -89     | -84  | dB     |
| Spurious-free dynamic range              | SFDR              | At f <sub>IN</sub> = 10kHz             | 84    | 92      |      | dB     |
| Channel-to-channel isolation             |                   | At f <sub>IN</sub> = 10kHz             |       | 120     |      | dB     |
| 0.15                                     | <b>5</b>          | In 4VREF mode                          |       | 48      |      | MHz    |
| –3dB small-signal bandwidth              | BW                | In 2VREF mode                          |       | 24      |      | MHz    |

<sup>(1)</sup> Integral nonlinearity is defined as the maximum deviation from a straight line passing through the end-points of the ideal ADC transfer function expressed as the number of LSBs or percentage of the specified full-scale range.

<sup>(2)</sup> Calculated on the first nine harmonics of the input frequency.



## **ELECTRICAL CHARACTERISTICS: ADS8548**

All minimum/maximum specifications are at  $T_A = -40^{\circ}\text{C}$  to +125°C, specified supply voltage range, VREF = 2.5V (internal),  $V_{IN} = \pm 10\text{V}$ , and  $f_{DATA} = \text{max}$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}\text{C}$ , HVDD = 15V, HVSS = -15V, AVDD = 5V, and DVDD = 3.3V.

|                                         |            |                                        | 1     | ADS8548 |      |        |
|-----------------------------------------|------------|----------------------------------------|-------|---------|------|--------|
| PARAMETER                               |            | CONDITIONS                             | MIN   | TYP     | MAX  | UNIT   |
| SAMPLING DYNAMICS                       |            |                                        |       |         |      |        |
| Conversion time                         |            | Internal conversion clock              |       |         | 1.45 | μs     |
| Therework and a                         |            | Serial interface, all four SDOx active |       |         | 450  | kSPS   |
| Throughput rate                         | $f_{DATA}$ | Parallel interface                     |       |         | 600  | kSPS   |
| DC ACCURACY                             |            |                                        |       |         |      |        |
| Resolution                              |            |                                        |       | 14      |      | Bits   |
| No missing codes                        |            |                                        | 14    |         |      | Bits   |
| Integral linearity error <sup>(1)</sup> | INL        |                                        | -1    | ±0.5    | 1    | LSB    |
| Differential linearity error            | DNL        |                                        | -1    | ±0.25   | 1    | LSB    |
| Offset error                            |            |                                        | -1.5  | ±0.5    | 1.5  | mV     |
| Offset error matching                   |            |                                        | -0.65 |         | 0.65 | mV     |
| Offset error drift                      |            |                                        |       | ±3.5    |      | μV/°C  |
| Gain error                              |            | Referenced to voltage at REFIO         | -0.5  | ±0.25   | 0.5  | %      |
| Online annual markabilana               |            | Between channels of any pair           | -0.2  |         | 0.2  | %      |
| Gain error matching                     |            | Between any two channels               | -0.4  |         | 0.4  | %      |
| Gain error drift                        |            | Referenced to voltage at REFIO         |       | ±6      |      | ppm/°C |
| AC ACCURACY                             |            |                                        |       |         |      |        |
| Signal-to-noise ratio                   | SNR        | At f <sub>IN</sub> = 10kHz             | 84    | 85      |      | dB     |
| Signal-to-noise ratio + distortion      | SINAD      | At f <sub>IN</sub> = 10kHz             | 83    | 84      |      | dB     |
| Total harmonic distortion (2)           | THD        | At f <sub>IN</sub> = 10kHz             |       | -91     | -86  | dB     |
| Spurious-free dynamic range             | SFDR       | At f <sub>IN</sub> = 10kHz             | 86    | 92      |      | dB     |
| Channel-to-channel isolation            |            | At f <sub>IN</sub> = 10kHz             |       | 120     |      | dB     |
| 2dD amall signal bandwidth              | BW         | In 4VREF mode                          |       | 48      |      | MHz    |
| –3dB small-signal bandwidth             | BVV        | In 2VREF mode                          |       | 24      |      | MHz    |

<sup>1)</sup> Integral nonlinearity is defined as the maximum deviation from a straight line passing through the end-points of the ideal ADC transfer function expressed as the number of LSBs or percentage of the specified full-scale range.

<sup>(2)</sup> Calculated on the first nine harmonics of the input frequency.



## **ELECTRICAL CHARACTERISTICS: ADS8568**

All minimum/maximum specifications are at  $T_A = -40^{\circ}C$  to +125°C, specified supply voltage range, VREF = 2.5V (internal),  $V_{IN} = \pm 10V$ , and  $f_{DATA} = max$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ , HVDD = 15V, HVSS = -15V, AVDD = 5V, and DVDD = 3.3V.

|                                           |                                                       |                                                                                     | ,     | ADS8568 |       |        |
|-------------------------------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------|-------|---------|-------|--------|
| PARAMETER                                 |                                                       | CONDITIONS                                                                          | MIN   | TYP     | MAX   | UNIT   |
| SAMPLING DYNAMICS                         |                                                       |                                                                                     |       |         |       |        |
| Conversion time                           |                                                       | Internal conversion clock                                                           |       |         | 1.7   | μs     |
| Thereselves and a                         |                                                       | Serial interface, all four SDOx active                                              |       |         | 400   | kSPS   |
| Throughput rate                           | t <sub>DATA</sub>                                     | Parallel interface                                                                  |       |         | 510   | kSPS   |
| DC ACCURACY                               |                                                       |                                                                                     |       |         |       |        |
| Resolution                                |                                                       |                                                                                     |       | 16      |       | Bits   |
| No missing codes                          |                                                       |                                                                                     | 16    |         |       | Bits   |
|                                           |                                                       | At T <sub>A</sub> = -40°C to +85°C, QFN package (RGC)                               | -3    | ±1.5    | 3     | LSB    |
| 1-4 (1)                                   |                                                       | At T <sub>A</sub> = -40°C to +125°C, QFN package (RGC)                              | -4    | ±1.5    | 4     | LSB    |
| tegral linearity error <sup>(1)</sup> INL | At T <sub>A</sub> = -40°C to +85°C, LQFP package (PM) | -4                                                                                  | ±1.5  | 4       | LSB   |        |
|                                           |                                                       | At T <sub>A</sub> = -40°C to +125°C, LQFP package (PM)                              | -4.5  | ±1.5    | 4.5   | LSB    |
| D'''                                      | DAU                                                   | At $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$                             | -1    | ±0.75   | 1.75  | LSB    |
| Differential linearity error              | DNL                                                   | At $T_A = -40^{\circ}$ C to +125°C                                                  | -1    | ±0.75   | 2     | LSB    |
| Offset error                              |                                                       |                                                                                     | -1.5  | ±0.5    | 1.5   | mV     |
| Offset error matching                     |                                                       |                                                                                     | -0.65 |         | 0.65  | mV     |
| Offset error drift                        |                                                       |                                                                                     |       | ±3.5    |       | μV/°C  |
| Gain error                                |                                                       | Referenced to voltage at REFIO                                                      | -0.5  | ±0.25   | 0.5   | %      |
| Oning armon markship a                    |                                                       | Between channels of any pair                                                        | -0.2  |         | 0.2   | %      |
| Gain error matching                       |                                                       | Between any two channels                                                            | -0.4  |         | 0.4   | %      |
| Gain error drift                          |                                                       | Referenced to voltage at REFIO                                                      |       | ±6      |       | ppm/°C |
| AC ACCURACY                               |                                                       |                                                                                     |       |         |       |        |
| Circulto naino natio                      | SNR                                                   | At $f_{IN} = 10kHz$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C$                        | 90    | 91.5    |       | dB     |
| Signal-to-noise ratio                     | SINK                                                  | At $f_{IN} = 10 \text{kHz}$ , $T_A = -40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ | 89    | 91.5    |       | dB     |
| Cianal to paige ratio , distortion        | SINAD                                                 | At $f_{IN} = 10kHz$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C$                        | 87    | 90      |       | dB     |
| Signal-to-noise ratio + distortion        | SINAD                                                 | At $f_{IN} = 10 \text{kHz}$ , $T_A = -40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ | 86.5  | 90      |       | dB     |
| Total harmonic distortion (2)             | TUD                                                   | At $f_{IN} = 10 \text{kHz}$ , $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$  |       | -94     | -90   | dB     |
| Total narmonic distortion —               | THD                                                   | At $f_{IN} = 10 \text{kHz}$ , $T_A = -40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ |       | -94     | -89.5 | dB     |
| Courieus fras dunamia rang-               | CEDD                                                  | At $f_{IN} = 10$ kHz, $T_A = -40$ °C to $+85$ °C                                    | 90    | 95      |       | dB     |
| Spurious-free dynamic range               | SFDR                                                  | At $f_{IN} = 10kHz$ , $T_A = -40^{\circ}C$ to $+125^{\circ}C$                       | 89.5  | 95      |       | dB     |
| Channel-to-channel isolation              |                                                       | At f <sub>IN</sub> = 10kHz                                                          |       | 120     |       | dB     |
| OdD amall alama harakulduk                | DW                                                    | In 4VREF mode                                                                       |       | 48      |       | MHz    |
| –3dB small-signal bandwidth               | BW                                                    | In 2VREF mode                                                                       |       | 24      |       | MHz    |

<sup>(1)</sup> Integral nonlinearity is defined as the maximum deviation from a straight line passing through the end-points of the ideal ADC transfer function expressed as the number of LSBs or percentage of the specified full-scale range.

<sup>(2)</sup> Calculated on the first nine harmonics of the input frequency.



## **ELECTRICAL CHARACTERISTICS: GENERAL**

All minimum/maximum specifications are at  $T_A = -40^{\circ}\text{C}$  to +125°C, specified supply voltage range, VREF = 2.5V (internal),  $V_{\text{IN}} = \pm 10\text{V}$ , and  $f_{\text{DATA}} = \text{max}$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}\text{C}$ , HVDD = 15V, HVSS = -15V, AVDD = 5V, and DVDD = 3.3V.

|                                      |                         |                                                | ADS8528, A | DS8548, AD | S8568                                 |        |
|--------------------------------------|-------------------------|------------------------------------------------|------------|------------|---------------------------------------|--------|
| PARAMETER                            |                         | CONDITIONS                                     | MIN        | TYP        | MAX                                   | UNIT   |
| ANALOG INPUT                         |                         |                                                |            |            |                                       |        |
| Disabat full seeks seems             | OLIVY                   | RANGE pin/RANGE bit = 0                        | -4VREF     |            | 4VREF                                 | V      |
| Bipolar full-scale range             | CHXX                    | RANGE pin/RANGE bit = 1                        | -2VREF     |            | 2VREF                                 | V      |
| Innut conscitores                    |                         | Input range = ±4VREF                           |            | 10         |                                       | pF     |
| Input capacitance                    |                         | Input range = ±2VREF                           |            | 20         |                                       | pF     |
| Input leakage current                |                         | No ongoing conversion                          | -1         |            | 1                                     | μA     |
| Aperture delay                       |                         |                                                |            | 5          |                                       | ns     |
| Aperture delay matching              |                         | Common CONVST for all channels                 |            | 100        |                                       | ps     |
| Aperture jitter                      |                         |                                                |            | 50         |                                       | ps     |
| Power-supply rejection ratio         | PSRR                    | At output code FFFFh, related to HVDD and HVSS |            | -78        |                                       | dB     |
| REFERENCE VOLTAGE OUTPU              | T (REF <sub>OUT</sub> ) |                                                |            |            | •                                     |        |
|                                      |                         | 2.5V operation, REFDAC = 3FFh                  | 2.485      | 2.5        | 2.515                                 | V      |
| D ( )                                | \/DEE                   | 2.5V operation, REFDAC = 3FFh at +25°C         | 2.496      | 2.5        | 2.504                                 | V      |
| Reference voltage                    | ference voltage VREF    | 3.0V operation, REFDAC = 3FFh                  | 2.985      | 3.0        | 3.015                                 | V      |
|                                      |                         | 3.0V operation, REFDAC = 3FFh at +25°C         | 2.995      | 3.0        | 3.005                                 | V      |
| Reference voltage drift              | dVREF/dT                |                                                |            | ±10        |                                       | ppm/°C |
| Power-supply rejection ratio         | PSRR                    | At output code FFFFh, related to AVDD          |            | <b>–77</b> |                                       | dB     |
| Output current                       | IREF <sub>OUT</sub>     | DC current                                     | -2         |            | 2                                     | mA     |
| Short-circuit current <sup>(1)</sup> | I <sub>REFSC</sub>      |                                                |            | 50         |                                       | mA     |
| Turn-on settling time                | t <sub>REFON</sub>      |                                                |            | 10         |                                       | ms     |
| F                                    |                         | At REF_xP/N pins                               | 4.7        | 10         |                                       | μF     |
| External load capacitance            |                         | At REFIO pin                                   | 100        | 470        |                                       | nF     |
| Tuning range                         | REFDAC                  | Internal reference output voltage range        | 0.2 VREF   |            | VREF                                  | V      |
| REFDAC resolution                    |                         |                                                | 10         |            |                                       | Bits   |
| REFDAC differential nonlinearity     | DNL <sub>DAC</sub>      |                                                | -1         | ±0.1       | 1                                     | LSB    |
| REFDAC integral nonlinearity         | INL <sub>DAC</sub>      |                                                | -2         | ±0.1       | 2                                     | LSB    |
| REFDAC offset error                  | V <sub>OSDAC</sub>      | VREF = 0.5V (DAC = 0CDh)                       | -4         | ±0.65      | 4                                     | LSB    |
| REFERENCE VOLTAGE INPUT (            |                         |                                                |            |            | · · · · · · · · · · · · · · · · · · · |        |
| Reference input voltage              | VREF <sub>IN</sub>      |                                                | 0.5        | 2.5        | 3.025                                 | V      |
| Input resistance                     |                         |                                                |            | 100        |                                       | МΩ     |
| Input capacitance                    |                         |                                                |            | 5          |                                       | pF     |
|                                      |                         | +                                              | <u> </u>   |            |                                       |        |

<sup>(1)</sup> Reference output current is not limited internally.



## **ELECTRICAL CHARACTERISTICS: GENERAL (continued)**

All minimum/maximum specifications are at  $T_A = -40^{\circ}\text{C}$  to +125°C, specified supply voltage range, VREF = 2.5V (internal),  $V_{IN} = \pm 10\text{V}$ , and  $f_{DATA} = \text{max}$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}\text{C}$ , HVDD = 15V, HVSS = -15V, AVDD = 5V, and DVDD = 3.3V.

|                                    |                 |                                                                   | ADS8528, A | ADS8548, ADS    | 88568     |      |
|------------------------------------|-----------------|-------------------------------------------------------------------|------------|-----------------|-----------|------|
| PARAMETER                          |                 | CONDITIONS                                                        | MIN        | TYP             | MAX       | UNIT |
| DIGITAL INPUTS <sup>(2)</sup>      |                 |                                                                   |            |                 |           |      |
| Logic family                       |                 |                                                                   | CMOS wi    | th Schmitt-Trig | ger       |      |
| High-level input voltage           |                 |                                                                   | 0.7 DVDD   | D'              | VDD + 0.3 | V    |
| Low-level input voltage            |                 |                                                                   | DGND - 0.3 |                 | 0.3 DVDD  | V    |
| Input current                      |                 | V <sub>I</sub> = DVDD to DGND                                     | -50        |                 | 50        | nA   |
| Input capacitance                  |                 |                                                                   |            | 5               |           | pF   |
| DIGITAL OUTPUTS(2)                 |                 |                                                                   | -          |                 |           |      |
| Output capacitance                 |                 |                                                                   |            | 5               |           | pF   |
| Load capacitance                   |                 |                                                                   |            |                 | 30        | pF   |
| High-impedance-state output currer | nt              |                                                                   | -50        |                 | 50        | nA   |
| Logic family                       |                 |                                                                   |            | CMOS            |           |      |
| High-level output voltage          | V <sub>OH</sub> | I <sub>OH</sub> = 100μA                                           | DVDD - 0.6 |                 |           | V    |
|                                    |                 | $I_{OH} = -100\mu A$                                              |            |                 | DGND +    |      |
| Low-level output voltage           | V <sub>OL</sub> |                                                                   |            |                 | 0.4       | V    |
| POWER-SUPPLY REQUIREMENT           | S               |                                                                   |            |                 |           |      |
| Analog supply voltage              | AVDD            |                                                                   | 4.5        | 5.0             | 5.5       | V    |
| Buffer I/O supply voltage          | DVDD            |                                                                   | 2.7        | 3.3             | 5.5       | V    |
| Input positive supply voltage      | HVDD            |                                                                   | 5.0        | 15.0            | 16.5      | V    |
| Input negative supply voltage      | HVSS            |                                                                   | -16.5      | -15.0           | -5.0      | V    |
|                                    |                 | ADS8528, f <sub>DATA</sub> = maximum                              |            | 37.9            | 50.1      | mA   |
|                                    |                 | ADS8548, f <sub>DATA</sub> = maximum                              |            | 37.3            | 49.3      | mA   |
|                                    |                 | ADS8568, f <sub>DATA</sub> = maximum                              |            | 36.6            | 48.4      | mA   |
|                                    |                 | f <sub>DATA</sub> = 250kSPS, auto-sleep mode                      |            | 20.3            | 30.0      | mA   |
| Analog supply current              | IAVDD           | f <sub>DATA</sub> = 200kSPS, auto-sleep mode                      |            | 17              |           | mA   |
| Analog supply current              | IAVDD           | f <sub>DATA</sub> = 10kSPS, normal operation                      |            | 30              |           | mA   |
|                                    |                 | f <sub>DATA</sub> = 10kSPS, auto-sleep mode                       |            | 4.6             |           | mA   |
|                                    |                 | Auto-sleep mode, no ongoing conversion, internal conversion clock |            |                 | 7.0       | mA   |
|                                    |                 | Power-down mode                                                   |            |                 | 0.03      | mA   |
|                                    |                 | f <sub>DATA</sub> = maximum                                       |            | 0.5             | 2.0       | mA   |
|                                    |                 | f <sub>DATA</sub> = 250kSPS                                       |            | 0.5             | 1.4       | mA   |
|                                    |                 | f <sub>DATA</sub> = 200kSPS                                       |            | 0.5             |           | mA   |
| Buffer I/O supply current          | IDVDD           | f <sub>DATA</sub> = 10kSPS                                        |            | 0.4             |           | mA   |
|                                    |                 | Auto-sleep mode, no ongoing conversion, internal conversion clock |            |                 | 0.35      | mA   |
|                                    |                 | Power-down mode                                                   |            |                 | 0.01      | mA   |
|                                    |                 | ADS8528, f <sub>DATA</sub> = maximum                              |            | 3.0             | 4.2       | mA   |
|                                    |                 | ADS8548, f <sub>DATA</sub> = maximum                              |            | 2.8             | 3.9       | mA   |
|                                    |                 | ADS8568, f <sub>DATA</sub> = maximum                              |            | 2.3             | 3.2       | mA   |
|                                    |                 | f <sub>DATA</sub> = 250kSPS                                       |            | 1.8             | 2.4       | mA   |
| Input positive supply current      | IHVDD           | f <sub>DATA</sub> = 200kSPS                                       |            | 1.5             |           | mA   |
|                                    |                 | f <sub>DATA</sub> = 10kSPS                                        |            | 0.4             |           | mA   |
|                                    |                 | Auto-sleep mode, no ongoing conversion, internal conversion clock |            |                 | 0.45      | mA   |
|                                    |                 | Power-down mode                                                   |            |                 | 0.01      | mA   |

<sup>(2)</sup> Specified by design.



## **ELECTRICAL CHARACTERISTICS: GENERAL (continued)**

All minimum/maximum specifications are at  $T_A = -40^{\circ}C$  to +125°C, specified supply voltage range, VREF = 2.5V (internal),  $V_{IN} = \pm 10V$ , and  $f_{DATA} = max$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ , HVDD = 15V, HVSS = -15V, AVDD = 5V, and DVDD = 3.3V.

|                                      |                                                                   | ADS8528, A | DS8548, ADS | 8568  |      |
|--------------------------------------|-------------------------------------------------------------------|------------|-------------|-------|------|
| PARAMETER                            | CONDITIONS                                                        | MIN        | TYP         | MAX   | UNIT |
| POWER-SUPPLY REQUIREMENTS (continu   | ed)                                                               |            |             |       |      |
|                                      | ADS8528, f <sub>DATA</sub> = maximum                              |            | 3.4         | 4.5   | mA   |
| A                                    | ADS8548, f <sub>DATA</sub> = maximum                              |            | 3.3         | 4.4   | mA   |
|                                      | ADS8568, f <sub>DATA</sub> = maximum                              |            | 2.7         | 3.6   | mA   |
|                                      | f <sub>DATA</sub> = 250kSPS                                       |            | 2.1         | 2.6   | mA   |
| Input negative supply current IHVS   | $f_{DATA} = 200kSPS$                                              |            | 1.7         |       | mA   |
|                                      | f <sub>DATA</sub> = 10kSPS                                        |            | 0.4         |       | mA   |
|                                      | Auto-sleep mode, no ongoing conversion, internal conversion clock |            |             | 0.35  | mA   |
|                                      | Power-down mode                                                   |            |             | 0.01  | mA   |
|                                      | ADS8528, f <sub>DATA</sub> = maximum                              |            | 287.1       | 430.1 | mW   |
|                                      | ADS8548, f <sub>DATA</sub> = maximum                              |            | 279.7       | 419.1 | mW   |
|                                      | ADS8568, f <sub>DATA</sub> = maximum                              |            | 259.7       | 389.4 | mW   |
|                                      | f <sub>DATA</sub> = 250kSPS, auto-sleep mode                      |            | 161.7       | 255.2 | mW   |
| Power dissipation (3)                | f <sub>DATA</sub> = 200kSPS, auto-sleep mode                      |            | 151.2       |       | mW   |
|                                      | f <sub>DATA</sub> = 10kSPS, normal operation                      |            | 163.3       |       | mW   |
|                                      | f <sub>DATA</sub> = 10kSPS, auto-sleep mode                       |            | 36.3        |       | mW   |
|                                      | Auto-sleep mode, no ongoing conversion, internal conversion clock |            |             | 53.6  | mW   |
|                                      | Power-down mode                                                   |            |             | 0.6   | mW   |
| Operating ambient temperature Trange | A                                                                 | -40        | 25          | +125  | °C   |

<sup>(3)</sup> Maximum power dissipation values are specified with HVDD = 15V and HVSS = -15V.



#### PARAMETER MEASUREMENT INFORMATION

## **TIMING CHARACTERISTICS**



Figure 1. Serial Operation Timing Diagram (All Four SDO\_x Active)



## PARAMETER MEASUREMENT INFORMATION (continued) Table 1. Serial Interface Timing Requirements (1)(2)

|                   |                                                       | TEST                   | ADS8528, A | DS8548, ADS8 | 568   |                                        |
|-------------------|-------------------------------------------------------|------------------------|------------|--------------|-------|----------------------------------------|
|                   | PARAMETER                                             | CONDITION              | MIN        | TYP MAX      |       | UNIT                                   |
| t <sub>SCVX</sub> | CONVST_x high to XCLK rising edge setup time          | CLKSEL = 1             | 6          |              |       | ns                                     |
|                   |                                                       | ADS8528                | 66.67      |              |       | ns                                     |
| t <sub>XCLK</sub> | External conversion clock period                      | ADS8548                | 72.46      |              |       | ns                                     |
|                   |                                                       | ADS8568                | 85.11      |              |       | ns                                     |
|                   |                                                       | ADS8528                | 1          |              | 15.0  | MHz                                    |
|                   | External conversion clock frequency                   | ADS8548                | 1          |              | 13.8  | MHz                                    |
|                   |                                                       | ADS8568                | 1          |              | 11.75 | MHz                                    |
|                   | External conversion clock duty cycle                  |                        | 40         |              | 60    | %                                      |
| t <sub>CVL</sub>  | CONVST_x low time                                     |                        | 20         |              |       | ns                                     |
| t <sub>ACQ</sub>  | Acquisition time                                      |                        | 280        |              |       | ns                                     |
|                   |                                                       |                        | 19         |              | 20    | t <sub>CCLK</sub> or t <sub>XCLK</sub> |
|                   | Conversion time                                       | ADS8528,<br>CLKSEL = 0 |            |              | 1.33  | μs                                     |
| t <sub>CONV</sub> |                                                       | ADS8548,<br>CLKSEL = 0 |            |              | 1.45  | μs                                     |
|                   |                                                       | ADS8568,<br>CLKSEL = 0 |            |              | 1.7   | μs                                     |
| t <sub>DCVB</sub> | CONVST_x high to BUSY high delay                      |                        |            |              | 25    | ns                                     |
| t <sub>BUFS</sub> | BUSY low to FS low time                               |                        | 0          |              |       | ns                                     |
|                   |                                                       | ADS8528                | 0          |              |       | ns                                     |
| $t_{FSCV}$        | Bus access finished to next conversion start time     | ADS8548                | 20         |              |       | ns                                     |
|                   | start time                                            | ADS8568                | 40         |              |       | ns                                     |
| t <sub>SCLK</sub> | Serial clock period                                   |                        | 0.022      |              | 10    | μs                                     |
|                   | Serial clock frequency                                |                        | 0.1        |              | 45    | MHz                                    |
|                   | Serial clock duty cycle                               |                        | 40         |              | 60    | %                                      |
| t <sub>DMSB</sub> | FS low to MSB valid delay                             |                        |            |              | 12    | ns                                     |
| t <sub>HDO</sub>  | Output data to SCLK falling edge hold time            |                        | 5          |              |       | ns                                     |
| t <sub>PDDO</sub> | SCLK falling edge to new data valid propagation delay |                        |            |              | 17    | ns                                     |
| t <sub>DTRI</sub> | FS high to SDO_x three-state delay                    |                        |            |              | 10    | ns                                     |
| t <sub>SUDI</sub> | Input data to SCLK falling edge setup time            |                        | 3          |              |       | ns                                     |
| t <sub>HDI</sub>  | Input data to SCLK falling edge hold time             |                        | 5          |              |       | ns                                     |

<sup>(1)</sup> Over recommended operating free-air temperature range  $T_A$ , AVDD = 5V, and DVDD = 2.7V to 5.5V, unless otherwise noted. (2) All input signals are specified with  $t_R = t_F = 1.5$ ns (10% to 90% of DVDD) and timed from a voltage level of  $(V_{IL} + V_{IH})/2$ .





Figure 2. Parallel Read Access Timing Diagram

Table 2. Parallel Interface Timing Requirements (Read Access)(1)(2)

|                   |                                                                  | TEST                   | ADS8528, A | DS8548, ADS8 | 568  |                                        |
|-------------------|------------------------------------------------------------------|------------------------|------------|--------------|------|----------------------------------------|
|                   | PARAMETER                                                        | CONDITION              | MIN        | TYP          | MAX  | UNIT                                   |
| t <sub>CVL</sub>  | CONVST_x low time                                                |                        | 20         |              |      | ns                                     |
| t <sub>ACQ</sub>  | Acquisition time                                                 |                        | 280        |              |      | ns                                     |
|                   |                                                                  |                        | 19         |              | 20   | t <sub>CCLK</sub> or t <sub>XCLK</sub> |
|                   |                                                                  | ADS8528,<br>CLKSEL = 0 |            |              | 1.33 | μs                                     |
| t <sub>CONV</sub> | Conversion time                                                  | ADS8548,<br>CLKSEL = 0 |            |              | 1.45 | μs                                     |
|                   |                                                                  | ADS8568,<br>CLKSEL = 0 |            |              | 1.7  | μs                                     |
| t <sub>DCVB</sub> | CONVST_x high to BUSY high delay                                 |                        |            |              | 25   | ns                                     |
| t <sub>BUCS</sub> | BUSY low to CS low time                                          |                        | 0          |              |      | ns                                     |
|                   |                                                                  | ADS8528                | 0          |              |      | ns                                     |
| $t_{CSCV}$        | Bus access finished to next conversion start time <sup>(3)</sup> | ADS8548                | 20         |              |      | ns                                     |
|                   | otal tamo                                                        | ADS8568                | 40         |              |      | ns                                     |
| t <sub>CSRD</sub> | CS low to RD low time                                            |                        | 0          |              |      | ns                                     |
| t <sub>RDCS</sub> | RD high to CS high time                                          |                        | 0          |              |      | ns                                     |
| t <sub>RDL</sub>  | RD pulse width                                                   |                        | 20         |              |      | ns                                     |
| t <sub>RDH</sub>  | Minimum time between two read accesses                           |                        | 2          |              |      | ns                                     |
| t <sub>PDDO</sub> | RD or CS falling edge to data valid propagation delay            |                        |            |              | 15   | ns                                     |
| t <sub>HDO</sub>  | Output data to RD or CS rising edge hold time                    |                        | 5          |              | _    | ns                                     |
| t <sub>DTRI</sub> | CS high to DB[15:0] three-state delay                            |                        |            |              | 10   | ns                                     |

Over recommended operating free-air temperature range T<sub>A</sub>, AVDD = 5V, and DVDD = 2.7V to 5.5V, unless otherwise noted.

All input signals are specified with  $t_R = t_F = 1.5$ ns (10% to 90% of DVDD) and timed from a voltage level of  $(V_{IL} + V_{IH})/2$ . Refer to  $\overline{CS}$  signal or  $\overline{RD}$ , whichever occurs first.

<sup>(2)</sup> (3)



Figure 3. Parallel Write Access Timing Diagram

Table 3. Parallel Interface Timing Requirements (Write Access)(1)(2)

|                   |                                          | ADS8528, ADS8548, ADS8568 |     |     |      |
|-------------------|------------------------------------------|---------------------------|-----|-----|------|
|                   | PARAMETER                                | MIN                       | TYP | MAX | UNIT |
| t <sub>CSWR</sub> | CS low to WR low time                    | 0                         |     |     | ns   |
| t <sub>WRL</sub>  | WR low pulse width                       | 15                        |     |     | ns   |
| t <sub>WRH</sub>  | Minimum time between two write accesses  | 10                        |     |     | ns   |
| twrcs             | WR high to CS high time                  | 0                         |     |     | ns   |
| t <sub>SUDI</sub> | Output data to WR rising edge setup time | 5                         |     |     | ns   |
| t <sub>HDI</sub>  | Data output to WR rising edge hold time  | 5                         |     |     | ns   |

- Over recommended ambient temperature range  $T_A$ , AVDD = 5V, and DVDD = 2.7V to 5.5V, unless otherwise noted.
- All input signals are specified with  $t_R = t_F = 1.5$ ns (10% to 90% of DVDD) and timed from a voltage level of  $(V_{IL} + V_{IH})/2$ .

#### **EQUIVALENT CIRCUITS**

Input range: ±2VREF



Input range: ±4VREF



Figure 4. Equivalent Input Circuits



#### **PIN CONFIGURATIONS**

#### RGC PACKAGE QFN-64 (TOP VIEW)









#### **PIN DESCRIPTIONS**

|                             | DESCRIPTIONS |                     |                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                  |  |  |  |  |
|-----------------------------|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| PIN#                        | NAME         | TYPE <sup>(1)</sup> | PARALLEL INTERFACE (PAR/SER = 0) SERIAL INTERFACE (PAR/SER = 1)                                                                                                                                                                                                |                                                                                                                                                                                                                                                  |  |  |  |  |
| 1                           | HVSS         | Р                   | Negative supply voltage for the analog inputs.  Decouple according to the <i>Power Supply</i> section.                                                                                                                                                         | , , , , , , , , , , , , , , , , , , , ,                                                                                                                                                                                                          |  |  |  |  |
| 2                           | CH_D1        | AI                  | Analog input of channel D1.  The input voltage range is controlled by the RANGE pin in hardware mode or by the Configuration Register (CONFIG) bit C19 (RANGE_D) in software mode.  This pin can be powered down using CONFIG bit C18 (PD_D) in software mode. |                                                                                                                                                                                                                                                  |  |  |  |  |
| 3                           | REFDN        | Al                  | Decoupling capacitor input for reference of channel pair D. Connect to the decoupling capacitor and AGND according                                                                                                                                             |                                                                                                                                                                                                                                                  |  |  |  |  |
| 4, 14,<br>45, 52,<br>57, 61 | AVDD         | Р                   | Analog power supply.  Decouple according to the <i>Power Supply</i> section.                                                                                                                                                                                   |                                                                                                                                                                                                                                                  |  |  |  |  |
| 5, 15,<br>44, 51,<br>58, 62 | AGND         | Р                   | Analog ground; connect to the analog ground plane.                                                                                                                                                                                                             |                                                                                                                                                                                                                                                  |  |  |  |  |
| 6                           | REFDP        | Al                  | Decoupling capacitor input for the channel pair D reference Connect to the decoupling capacitor according to the Power                                                                                                                                         |                                                                                                                                                                                                                                                  |  |  |  |  |
| 7                           | CH_D0        | Al                  | Analog input of channel D0. The input voltage range is controlled by the RANGE pin in software mode. This pin can be powered down using CON                                                                                                                    |                                                                                                                                                                                                                                                  |  |  |  |  |
| 8                           | PAR/SER      | DI                  | Interface mode selection input. When low, the parallel interface is selected. When high, th                                                                                                                                                                    | e serial interface is enabled.                                                                                                                                                                                                                   |  |  |  |  |
| 9                           | STBY         | DI                  | Hardware mode (HW/SW = 0): standby mode input.  When low, the entire device is powered down (including the internal conversion clock source and reference).  When high, the device operates in normal mode.                                                    |                                                                                                                                                                                                                                                  |  |  |  |  |
|                             |              |                     | Software mode (HW/SW = 1): connect to DGND or DVDD. The standby mode can be activated using CONFIG bit C25 (STBY).                                                                                                                                             |                                                                                                                                                                                                                                                  |  |  |  |  |
| 10                          | RESET        | DI                  | Reset input, active high.  This pin aborts any ongoing conversions and resets the internal Configuration Register (CONFIG) to 000003FFh.  A valid reset pulse should be at least 50 ns long.                                                                   |                                                                                                                                                                                                                                                  |  |  |  |  |
| 11                          | REFEN/WR     | DI/DI               | Hardware mode (HW/SW = 0): internal reference enable input.  When high, the internal reference is enabled (the reference buffers are also enabled).  When low, the internal reference is disabled and an external reference is applied at REFIO.               | Hardware mode (HW/SW = 0): internal reference enable input.  When high, the internal reference is enabled (the reference buffers are also enabled).  When low, the internal reference is disabled and an external reference is applied at REFIO. |  |  |  |  |
|                             |              |                     | Software mode ( $\overline{\text{HW}}/\text{SW} = 1$ ): write input. The parallel data input is enabled when $\overline{\text{CS}}$ and $\overline{\text{WR}}$ are low. The internal reference is enabled by CONFIG bit C15 (REFEN).                           | Software mode (HW/SW = 1): connect to DGND or DVDD. The internal reference is enabled by CONFIG bit C15 (REFEN).                                                                                                                                 |  |  |  |  |
| 12                          | RD           | DI/DI               | Read data input. When low, the parallel data output is enabled (if $\overline{CS} = 0$ ). When high, the data output is disabled.                                                                                                                              | Must be connected to DGND.                                                                                                                                                                                                                       |  |  |  |  |
| 13                          | CS/FS        | DI/DI               | Chip select input. When low, the parallel interface is enabled. When high, the interface is disabled.                                                                                                                                                          | Frame synchronization. The FS falling edge controls the frame transfer.                                                                                                                                                                          |  |  |  |  |
| 16                          | DB15/SDO_D   | DIO/DO              | Data bit 15 (MSB) input/output. Output is sign extension for the ADS8528/48.                                                                                                                                                                                   | When SEL_CD = 1, this pin is the data output for channel pair D. When SEL_CD = 0, this pin should be tied to DGND.                                                                                                                               |  |  |  |  |
| 17                          | DB14/SDO_C   | DIO/DO              | Data bit 14 input/output. Output is sign extension for the ADS8528/48.                                                                                                                                                                                         | When SEL_CD = 1, this pin is the data output for channel pair C. When SEL_CD = 0, this pin should be tied to DGND.                                                                                                                               |  |  |  |  |
| 18                          | DB13/SDO_B   | DIO/DO              | Data bit 13 input/output. Output is sign extension for the ADS8528 and MSB for the ADS8548.                                                                                                                                                                    | When $SEL_B = 1$ , this pin is the data output for channel pair B. When $SEL_B = 0$ , this pin should be tied to DGND. When $SEL_CD = 0$ , data from channel pair D are also available on this output.                                           |  |  |  |  |
| 19                          | DB12/SDO_A   | DIO/DO              | Data bit 12 input/output. Output is sign extension for the ADS8528.                                                                                                                                                                                            | Data output for channel pair A.  When SEL_CD = 0, data from channel pair C are also available on this output.  When SEL_CD = 0 and SEL_B = 0, SDO_A acts as single data output for all eight channels.                                           |  |  |  |  |

<sup>(1)</sup> Al = analog input; AlO = analog input/output; DI = digital input; DO = digital output; DIO = digital input/output; and P = power supply.



## PIN DESCRIPTIONS (continued)

|            |                                | DESCRIPTION |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|------------|--------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| PIN#       | PIN # NAME TYPE <sup>(1)</sup> |             | PARALLEL INTERFACE (PAR/SER = 0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SERIAL INTERFACE (PAR/SER = 1)                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| 20         | DB11/REFBUFE<br>Ñ              | DIO/DI      | Data bit 11 input/output. Output is MSB for the ADS8528.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Hardware mode (HW/SW = 0): reference buffer enable input. When low, all internal reference buffers are enabled (mandatory if internal reference is used). When high, all reference buffers are disabled. Software mode (HW/SW = 1): connect to DGND or DVDD. The internal reference buffers are controlled by bit C14 (REFBUFEN) in the Configuration Register (CONFIG).  |  |  |  |
| 21         | DB10/SCLK                      | DIO/DI      | Data bit 10 input/output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Serial interface clock input.                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|            |                                |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Hardware mode (HW/SW = 0): connect to DGND.                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 22         | DB9/SDI                        | DIO/DI      | Data bit 9 input/output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Software mode (HW/SW = 1): serial data input.                                                                                                                                                                                                                                                                                                                             |  |  |  |
| 23         | DB8/DCEN                       | DIO/DI      | Data bit 8 input/output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Daisy-chain enable input.  When high, DB[3:0] serve as daisy-chain inputs DCIN_[A:D].  If daisy-chain mode is not used, connect to DGND.                                                                                                                                                                                                                                  |  |  |  |
| 24         | DGND                           | Р           | Buffer I/O ground, connect to digital ground plane                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 25         | DVDD                           | Р           | Buffer I/O supply, connect to digital supply.  Decouple according to the <i>Power Supply</i> section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 26         | DB7                            | DIO         | Data bit 7 input/output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Must be connected to DGND                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| 27         | DB6/SEL_B                      | DIO/DI      | Data bit 6 input/output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Select SDO_B input. When low, SDO_B is disabled and data from all eight channels are only available through SDO_A. When high and SEL_CD = 0, data from channel pairs and D are available on SDO_B. When SEL_CD = 1, data from channel pair B are available on SDO_B.                                                                                                      |  |  |  |
| 28         | DB5/SEL_CD                     | DIO/DI      | Data bit 5 input/output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Select SDO_C and SDO_D input. When high, data from channel pair C are available on SDO_C while data from channel pair D are available on SDO_D. When low and SEL_B = 1, data from channel pairs A and C are available on SDO_A while data from channel pairs B and D are available on SDO_B. When low and SEL_B = 0, data from all eight channels are available on SDO_A. |  |  |  |
| 29         | DB4                            | DIO         | Data bit 4 input/output Connect to DGND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 30         | DB3/DCIN_A                     | DIO/DI      | Data bit 3 input/output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | When DCEN = 1, this pin is the daisy-chain data input for SDO_A of the previous device in the chain. When DCEN = 0, connect to DGND.                                                                                                                                                                                                                                      |  |  |  |
| 31         | DB2/DCIN_B                     | DIO/DI      | Data bit 2 input/output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | When DCEN = 1 and SEL_B = 1, this pin is the daisy-chain data input for SDO_B of the previous device in the chain. When DCEN = 0, connect to DGND.                                                                                                                                                                                                                        |  |  |  |
| 32         | DB1/DCIN_C                     | DIO/DI      | Data bit 1 input/output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | When DCEN = 1 and SEL_CD = 1, this pin is the daisy-chain data input for SDO_C of the previous device in the chain. When DCEN = 0, connect to DGND.                                                                                                                                                                                                                       |  |  |  |
| 33         | DB0/DCIN_D                     | DIO/DI      | When DCEN = 1 and SEL_CD = 1, this pin is the daisy-chain data input for SDO_D of the previous device in the chain.  When DCEN = 0, connect to DGND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 34         | RANGE/XCLK                     | DI/DI/DO    | Hardware mode (HW/SW = 0): analog input voltage range select input.  When low, the analog input voltage range is ±4VREF. When high, the analog input voltage range is ±2VREF.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| <b>0</b> 4 | . U III OLINOLIU               | 2,,2,,20    | Sofware mode (HW/SW = 1): this pin is an external conversion clock input if CONFIG bit C29 = 1 (CLKSEL); or an internal conversion clock output if CONFIG bit C28 = 1 (CLKOUT_EN).  If this pin is not used, connect to DGND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 35         | BUSY/INT                       | DO          | When CONFIG bit C27 = 0 (BUSY/INT) this pin is a converter busy status output. This pin transitions high when a conversion has been started and transitions low for a single conversion clock cycle (t <sub>CCLK</sub> ) whenever a channel pair conversion is completed and stays low when the conversion of the last channel pair has completed. When bit C27 = 1 (BUSY/INT in CONFIG), this pin is an interrupt output. This pin transitions high after a conversion has been completed and remains high until the next read access. This mode can only be used if all eight channels are sampled simultaneously (all CONVST_x tied together). The polarity of the BUSY/INT output can be changed using bit C26 (BUSY L/H) in the Configuration Register. |                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |



## PIN DESCRIPTIONS (continued)

|      |                   |                     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|------|-------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| PIN# | NAME              | TYPE <sup>(1)</sup> | PARALLEL INTERFACE (PAR/SER = 0) SERIAL INTERFACE (PAR/SER = 1)                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| 36   | ASLEEP            | DI                  | Auto-sleep enable input.  When low, the device operates in normal mode.  When high, the device works in auto-sleep mode where the hold mode and the actual conversion is activated 6 conversion clock (t <sub>CCLK</sub> ) cycles after issuing a conversion start using a CONVST_x. This mode is recommended to save power if the device runs at a lower data rate; see the Reset and Power-Down Modes section for more details. |  |  |  |  |
| 37   | CONVST_A          | DI                  | Conversion start of channel pair A.  The rising edge of this signal initiates simultaneous conversion of analog signals at inputs CH_A[1:0].  This signal resets the internal channel state machine that causes the data output to start with conversion results of channel A0 with the next read access.                                                                                                                         |  |  |  |  |
| 38   | CONVST_B          | DI                  | Conversion start of channel pair B. The rising edge of this signal initiates simultaneous conversion of analog signals at inputs CH_B[1:0].                                                                                                                                                                                                                                                                                       |  |  |  |  |
| 39   | CONVST_C          | DI                  | Conversion start of channel pair C. The rising edge of this signal initiates simultaneous conversion of analog signals at inputs CH_C[1:0].                                                                                                                                                                                                                                                                                       |  |  |  |  |
| 40   | CONVST_D          | DI                  | Conversion start of channel pair D. The rising edge of this signal initiates simultaneous conversion of analog signals at inputs CH_D[1:0].                                                                                                                                                                                                                                                                                       |  |  |  |  |
| 41   | <del>HW</del> /SW | DI                  | Mode selection input.  When low, the hardware mode is selected and the device functions according to the settings of the external pins.  When high, the software mode is selected in which the device is configured by writing to the Configuration Register (CONFIG).                                                                                                                                                            |  |  |  |  |
| 42   | CH_A0             | AI                  | Analog input of channel A0; channel A is the master channel pair that is always active.  The input voltage range is controlled by the RANGE pin in hardware mode or by CONFIG bit C24 (RANGE_A) in software mode. In cases where channel pairs of the device are used at different data rates, channel pair A should always run at the highest data rate.                                                                         |  |  |  |  |
| 43   | REFAP             | Al                  | Decoupling capacitor input for reference of channel pair A. Connect to the decoupling capacitor according to the <i>Power Supply</i> section.                                                                                                                                                                                                                                                                                     |  |  |  |  |
| 46   | REFAN             | Al                  | Decoupling capacitor input for reference of channel pair A.  Connect to the decoupling capacitor and AGND according to the <i>Power Supply</i> section.                                                                                                                                                                                                                                                                           |  |  |  |  |
| 47   | CH_A1             | AI                  | Analog input of channel A1; channel A is the master channel pair that is always active.  The input voltage range is controlled by the RANGE pin in hardware mode or by CONFIG bit C24 (RANGE_A) in software mode. In cases where channel pairs of the device are used at different data rates, channel pair A should always run at the highest data rate.                                                                         |  |  |  |  |
| 48   | HVDD              | Р                   | Positive supply voltage for the analog inputs.  Decouple according to the <i>Power Supply</i> section.                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 49   | CH_B0             | Al                  | Analog input of channel B0.  The input voltage range is controlled by the RANGE pin in hardware mode or by CONFIG bit C23 (RANGE_B) in software mode.                                                                                                                                                                                                                                                                             |  |  |  |  |
| 50   | REFBP             | Al                  | Decoupling capacitor input for reference of channel pair B. Connect to the decoupling capacitor according to the <i>Power Supply</i> section.                                                                                                                                                                                                                                                                                     |  |  |  |  |
| 53   | REFBN             | Al                  | Decoupling capacitor input for reference of channel pair B. Connect to the decoupling capacitor and AGND according to the <i>Power Supply</i> section.                                                                                                                                                                                                                                                                            |  |  |  |  |
| 54   | CH_B1             | Al                  | Analog input of channel B1.  The input voltage range is controlled by the RANGE pin in hardware mode or by CONFIG bit C23 (RANGE_B) in software mode.                                                                                                                                                                                                                                                                             |  |  |  |  |
| 55   | REFN              | Al                  | Negative reference input/output pin. Connect to a decoupling capacitor and AGND according to the <i>Power Supply</i> section.                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| 56   | REFIO             | AIO                 | Reference voltage input/output. The internal reference is enabled by the REFEN/WR pin in hardware mode or by CONFIG bit C15 (REFEN) in software mode. The output value is controlled by the internal DAC (CONFIG bits C[9:0]). Connect to a decoupling capacitor according to the <i>Power Supply</i> section.                                                                                                                    |  |  |  |  |
| 59   | CH_C1             | Al                  | Analog input of channel C1. The input voltage range is controlled by the RANGE pin in hardware mode or by CONFIG bit C21 (RANGE_C) in software mode.                                                                                                                                                                                                                                                                              |  |  |  |  |
| 60   | REFCN             | Al                  | Decoupling capacitor input for reference of channel pair C. Connect to the decoupling capacitor and AGND according to the <i>Power Supply</i> section.                                                                                                                                                                                                                                                                            |  |  |  |  |
| 63   | REFCP             | Al                  | Decoupling capacitor input for reference of channel pair C. Connect to the decoupling capacitor according to the <i>Power Supply</i> section.                                                                                                                                                                                                                                                                                     |  |  |  |  |
| 64   | CH_C0             | Al                  | Analog input of channel C0. The input voltage range is controlled by the RANGE pin in hardware mode or by CONFIG bit C21 (RANGE_C) in software mode.                                                                                                                                                                                                                                                                              |  |  |  |  |



#### **FUNCTIONAL BLOCK DIAGRAM**





#### TYPICAL CHARACTERISTICS















## TYPICAL CHARACTERISTICS (continued)



Figure 11.



Figure 12.



Figure 13.



Figure 14.





20



#### **TYPICAL CHARACTERISTICS (continued)**







Figure 18.





**SNR vs TEMPERATURE** 



Figure 19.

rs TEMPERATURE THD vs TEMPERATURE





rigure 22.

-140

-160 -180

0 25 50



## TYPICAL CHARACTERISTICS (continued)

Graphs are valid for all devices of the family, at  $T_A = +25$ °C, HVDD = 15V, HVSS = -15V, AVDD = 5V, and DVDD = 3.3V, VREF = 2.5V (internal),  $V_{IN}$  = ±10V, and  $f_{DATA}$  = maximum, unless otherwise noted.



## FREQUENCY SPECTRUM (ADS8568, 2048-Point FFT, $f_{IN} = 10kHz$ , $\pm 10V_{IN}$ Range)



Figure 24.



Frequency (kHz) Figure 25.

100 125 150 175 200 225

75

**CHANNEL-TO-CHANNEL ISOLATION vs** INPUT NOISE FREQUENCY



Figure 26.





Figure 27.

#### INTERNAL REFERENCE VOLTAGE vs TEMPERATURE (2.5V Mode)



Figure 28.

250



#### TYPICAL CHARACTERISTICS (continued)

Graphs are valid for all devices of the family, at  $T_A = +25$ °C, HVDD = 15V, HVSS = -15V, AVDD = 5V, and DVDD = 3.3V, VREF = 2.5V (internal),  $V_{IN}$  = ±10V, and  $f_{DATA}$  = maximum, unless otherwise noted.

## INTERNAL REFERENCE VOLTAGE vs TEMPERATURE



Figure 29.

#### **ADS8568 ANALOG SUPPLY CURRENT vs TEMPERATURE**



#### **ADS8568 ANALOG SUPPLY CURRENT vs DATA RATE**



Figure 31.

#### **BUFFER I/O SUPPLY CURRENT vs TEMPERATURE**



**ADS8568 INPUT SUPPLY CURRENT vs TEMPERATURE** 



Figure 33.

#### **ADS8568 INPUT SUPPLY CURRENT vs INPUT SUPPLY VOLTAGE**



Figure 34.



## **TYPICAL CHARACTERISTICS (continued)**





#### GENERAL DESCRIPTION

The ADS8528/48/68 series includes eight 12-, 14-, and 16-bit analog-to-digital converters (ADCs), respectively, that operate based on the successive approximation register (SAR) architecture. This architecture is designed on the charge redistribution principle, which inherently includes a sample-and-hold function. The eight analog inputs are grouped into four channel pairs. These channel pairs can be sampled and converted simultaneously, preserving the relative phase information of the signals of each pair. Separate conversion start signals allow simultaneous sampling on each channel pair of four, six, or eight channels. These devices accept single-ended, bipolar analog input signals in the selectable ranges of ±4VREF or ±2VREF with an absolute value of up to ±12V; see the *Analog Inputs* section.

The devices offer an internal 2.5V or 3V reference source followed by a 10-bit digital-to-analog converter (DAC) that allows the reference voltage VREF to be adjusted in 2.44mV or 2.93mV steps, respectively.

The ADS8528/48/68 also offer a selectable parallel or serial interface that can be used in hardware or software mode; see the *Device Configuration* section for details. The *Analog* and *Digital* sections describe the functionality and control of the device in detail.

#### **ANALOG**

This section addresses the analog input circuit, the ADCs and control signals, and the reference design of the device.

#### **Analog Inputs**

The inputs and the converters are of single-ended bipolar type. The absolute voltage range can be selected using the RANGE pin (in hardware mode) or RANGE\_x bits (in software mode) in the Configuration (CONFIG) Register to either  $\pm 4$ VREF or  $\pm 2$ VREF. With the internal reference set to 2.5V (VREF bit C13 = 0 in the CONFIG Register), the input voltage range can be  $\pm 10$ V or  $\pm 5$ V. With the internal reference source set to 3V (CONFIG bit C13 = 1), an input voltage range of  $\pm 12$ V or  $\pm 6$ V can be configured. The logic state of the RANGE pin is latched with the falling edge of BUSY (if CONFIG bit C26 = 0).

The input current on the analog inputs depends on the actual sample rate, input voltage, and signal source impedance. Essentially, the current into the analog inputs charges the internal capacitor array only during the sampling period ( $t_{ACQ}$ ). The source of the analog input voltage must be able to charge the input capacitance of 10pF in ±4VREF mode or of 20pF in ±2VREF mode to a 12-, 14-, or 16-bit accuracy level within the acquisition time; see Figure 4. During the conversion period, there is no further input current flow and the input impedance is greater than 1M $\Omega$ . To ensure a defined start condition, the sampling capacitors of the ADS8528/48/68 are pre-charged to a fixed internal voltage before switching into sampling mode.

To maintain the linearity of the converter, the inputs should always remain within the specified range shown in the Electrical Characteristics table. The minimum –3dB bandwidth of the driving operational amplifier can be calculated using Equation 1:

$$f_{3dB} = \frac{\ln(2)(n+1)}{2\pi t_{ACQ}} \tag{1}$$

where:

n = 12, 14, or 16; n is the resolution of the ADS8528/48/68

With a minimum acquisition time of  $t_{ACQ} = 280$ ns, the required minimum bandwidth of the driving amplifier is 5.2MHz for the ADS8528, 6.0MHz for the ADS8548, or 6.7MHz for the ADS8568. The required bandwidth can be lower if the application allows a longer acquisition time. A gain error occurs if a given application does not fulfill the bandwidth requirement shown in Equation 1.



A driving operational amplifier may not be required, if the impedance of the signal source (R<sub>SOURCE</sub>) fulfills the requirement of Equation 2:

$$R_{\text{SOURCE}} < \frac{t_{\text{ACQ}}}{C_{\text{S}} \ln(2)(n+1)} - (R_{\text{SER}} + R_{\text{SW}})$$
(2)

where:

n = 12, 14, or 16; n is the resolution of the ADC,

 $C_S = 10pF$  is the sample capacitor value in  $V_{IN} = \pm 4VREF$  mode,

 $R_{SER} = 200\Omega$  is the input resistor value,

and  $R_{SW} = 130\Omega$  is the switch resistance value.

With a minimum acquisition time of  $t_{ACQ} = 280$ ns, the maximum source impedance should be less than 2.7k $\Omega$  for the ADS8528, 2.3k $\Omega$  for the ADS8548, and 2.0k $\Omega$  for the ADS8568 in  $\pm 4$ VREF mode, or less than 1.2k $\Omega$  for the ADS8528, 1.0k $\Omega$  for the ADS8548, and 0.8k $\Omega$  for the ADS8568 in  $\pm 2$ VREF mode. The source impedance can be higher if the application allows longer acquisition time.

#### **Analog-to-Digital Converter (ADC)**

The device includes eight ADCs that operate with either an internal or an external conversion clock.

#### **Conversion Clock**

The device uses either an internally-generated (CCLK) or an external (XCLK) conversion clock signal (in software mode only). In default mode, the device generates an internal clock. In this case, a complete conversion including the pre-charging of the sample capacitors takes 19 to 20 clock cycles, depending on the setup time of the incoming CONVST\_x signal with relation to the rising edge of the CCLK.

When CLKSEL bit is set high (CONFIG bit C29), an external conversion clock can be applied on pin 34. A complete conversion process requires 19 clock cycles in this case if the  $t_{SCVX}$  timing requirement is fulfilled. The external clock can remain low between conversions.

If the application requires lowest power dissipation at low data rates, it is recommended to use the auto-sleep mode, activated using pin 36 (ASLEEP). In this case, a conversion cycle takes up to 26 clock cycles (see the Reset and Power-Down Modes section for more details).



#### CONVST x

The analog inputs of each channel pair (CH\_x0/1) are held with the rising edge of the corresponding CONVST\_x signal. The conversion automatically starts with the next rising edge of the conversion clock. CONVST\_A is a master conversion start that resets the internal state machine and causes the data output to start with the result of channel A0. In cases where channel pairs of the device are used at different data rates, CONVST\_A should always be the one used at the highest frequency.

A conversion start must not be issued during an ongoing conversion on the corresponding channel pair. It is allowed to initiate conversions on the other input pairs, however.

If a parallel interface is used, the content of the output port depends on which CONVST\_x signals have been issued. Figure 36 shows examples of different scenarios with all channel pairs active.



Figure 36. Data Output versus CONVST\_x (All Channels Active)

#### **BUSY/INT**

The BUSY signal indicates if a conversion is in progress. It goes high with a rising edge of any CONVST\_x signal and goes low when the output data of the last channel pair are available in the respective output register. The readout of the data can be initiated immediately after the falling edge of BUSY.

In contrary, the INT signal goes high when a new conversion result has been loaded in the output register (this is when the conversion has been completed) and remains high until the next read access, as shown in Figure 37.

The polarity of the BUSY/INT signal can be changed using CONFIG bit C26. The mode of pin 35 can be controlled using CONFIG bit C27.



Figure 37. BUSY versus INT Behavior of Pin 35

#### Reference

The ADS8528/48/68 provides an internal, low-drift, 2.5V reference source. To increase the input voltage range, the reference voltage can be switched to 3V mode using the VREF bit (CONFIG bit C13). The reference feeds a 10-bit string-DAC controlled by bits REFDAC[9:0] in the Configuration (CONFIG) Register. The buffered DAC output is connected to the REFIO pin. In this way, the voltage at this pin is programmable in 2.44mV (2.92mV in 3V mode) steps and adjustable to the applications needs without additional external components. The actual output voltage can be calculated using Equation 3:

$$V_{REF} = \frac{\text{Range} \times (\text{Code} + 1)}{1024}$$
 (3)

where:

Range = the chosen maximum reference voltage output range (2.5V or 3V),

Code = the decimal value of the DAC register content.

Table 4 lists some examples of internal reference DAC settings with a reference range set to 2.5V. However, to ensure proper performance, the DAC output voltage should not be programmed below 0.5V.

The buffered output of the DAC should be decoupled with a 100nF capacitor (minimum); for best performance, a 470nF capacitor is recommended. If the internal reference is placed into power-down (default), an external reference voltage can drive the REFIO pin.

Table 4. DAC Settings Examples (2.5V Operation)

| VREFOUT | DECIMAL CODE | BINARY CODE  | HEXADECIMAL CODE |
|---------|--------------|--------------|------------------|
| 0.5 V   | 204          | 00 1100 1100 | CCh              |
| 1.25 V  | 511          | 01 1111 1111 | 1FFh             |
| 2.5 V   | 1023         | 11 1111 1111 | 3FFh             |



The voltage at the REFIO pin is buffered with four internal amplifiers, one for each ADC pair. The output of each buffer must be decoupled with a 10µF capacitor between the pin pairs 3 and 6, 43 and 46, 50 and 53, and 60 and 63. The 10µF capacitors are available as ceramic 0805-SMD components and in X5R quality.

The internal reference buffers can be powered down to decrease the power dissipation of the device. In this case, external reference drivers can be connected to the REFAP, REFBP, REFCP, and REFDP pins. With 10µF decoupling capacitors, the minimum required bandwidth can be calculated using Equation 4:

$$f_{\text{\tiny 3dB}} = \frac{\ln(2)}{2\pi t_{\text{\tiny CONV}}} \tag{4}$$

With the minimum t<sub>CONV</sub> of 1.33µs, the external reference buffers require a minimum bandwidth of 83kHz.

#### **DIGITAL**

This section describes the digital control and the timing of the device in detail.

#### **Device Configuration**

Depending on the desired mode of operation, the ADS8528/48/68 can be configured using the external pins and/or the Configuration Register (CONFIG), as shown in Table 5.

Table 5. ADS8528/48/68 Configuration Settings

| INTERFACE MODE         | HARDWARE MODE (HW/SW = 0)                                                                                                     | SOFTWARE MODE (HW/SW = 1)                                                                                                         |  |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--|
| Parallel (PAR/SER = 0) | Configuration using pins and (optionally) Configuration Register bits C30, C29, C[27:26], C22, C20, C18, C14, C13, and C[9:0] | Configuration using Configuration Register bits C[31:0] only; status of pins 9, 11, 20, and 34 are disregarded (if C29 = C28 = 0) |  |
| Serial (PAR/SER = 1)   | Configuration using pins and (optionally) Configuration Register bits C30, C29, C[27:26], C22, C20, C18, C13, and C[9:0]      | Configuration using Configuration Register bits C[31:0] only; status of pins 9, 11, 20, and 34 are disregarded (if C29 = C28 = 0) |  |

#### Hardware Mode

With the  $\overline{HW}/SW$  input (pin 41) set low, the device functions are controlled via the pins and, optionally, Configuration Register bits C30, C29, C[27:26], C22, C20, C18, C14 (in parallel interface mode only), C13, and C[9:0].

It is possible to generally use the part in hardware mode but to switch it into software mode to initialize or adjust the Configuration Register settings (for example, the internal reference DAC) and back to hardware mode thereafter.

#### Software Mode

When the  $\overline{HW}/SW$  input is set high, the device operates in software mode with functionality set only by the Configuration Register bits (corresponding pin settings are ignored).

If parallel interface is used, an update of all Configuration Register settings is performed by issuing two 16-bit write accesses on pins DB[15:0] (to avoid loosing data, the entire sequence must be finished before starting a new conversion). CS should be held low during these two accesses. To enable the actual update of the register settings, the first bit (C31) must be set to '1' during the access.



If the serial interface is used, the update of the register contents can be performed continuously (combined read/write access). Optionally, to reduce the data transfer on the SDI line and the electromagnetic interference (EMI) of the system, the SDI input can be pulled low when a register update is not required. Figure 38 illustrates the different Configuration Register update options.



Figure 38. Configuration Register Update Options



#### Configuration (CONFIG) Register

The Configuration Register settings can only be changed in software mode and are not affected when switching to hardware mode thereafter. The register values are independent from input pin settings. Changes are active with the second rising edge of WR in parallel interface mode or with the 32nd SCLK falling edge of the access in which the register content has been updated in serial mode. The CONFIG content is defined in Table 6.

Table 6. CONFIG: Configuration Register (Default: 000003FFh)

| 31       | 30      | 29      | 28         | 27         | 26         | 25         | 24         |
|----------|---------|---------|------------|------------|------------|------------|------------|
| WRITE_EN | READ_EN | CLKSEL  | CLKOUT     | BUSY/INT   | BUSY POL   | STBY       | RANGE_A    |
| 23       | 22      | 21      | 20         | 19         | 18         | 17         | 16         |
| RANGE_B  | PD_B    | RANGE_C | PD_C       | RANGE_D    | PD_D       | Don't care | Don't care |
| 15       | 14      | 13      | 12         | 11         | 10         | 9          | 8          |
| REFEN    | REFBUF  | VREF    | Don't care | Don't care | Don't care | D9         | D8         |
| 7        | 6       | 5       | 4          | 3          | 2          | 1          | 0          |
| D7       | D6      | D5      | D4         | D3         | D2         | D1         | D0         |

#### Bit 31 WRITE\_EN: Register update enable

This bit is not active in hardware mode.

0 = Register content update disabled (default)

1 = Register content update enabled

#### Bit 30 READ\_EN: Register read-out access enable

This bit is not active in hardware mode.

0 = Normal operation (conversion results available on SDO\_A)

1 = Configuration Register contents output on SDO\_A with next two accesses

(READ\_EN automatically resets to '0' thereafter)

## Bit 29 CLKSEL: Conversion clock selector

This bit is active in hardware mode.

0 = Normal operation with internal conversion clock; mandatory in hardware mode (default)

1 = External conversion clock applied through pin 34 (XCLK) is used (conversion takes 19 clock cycles)

#### Bit 28 CLKOUT: Internal conversion clock output enable

This bit is not active in hardware mode.

0 = Normal operation (default)

1 = Internal conversion clock is available at pin 34

#### Bit 27 BUSY/INT: Busy/interrupt selector

This bit is active in hardware mode.

0 = BUSY/INT pin in BUSY mode (default)

1 = BUSY/INT pin in interrupt mode (INT); can only be used if all eight channels are

sampled simultaneously (all CONVST\_x tied together)

#### Bit 26 BUSY POL: BUSY/INT polarity selector

This bit is active in hardware mode.

0 = BUSY/INT active high (default)

1 = BUSY/INT active low

#### Bit 25 STBY: Power-down enable

This bit is not active in hardware mode.

0 = Normal operation (default)

1 = Entire device is powered down (including the internal clock and reference)



Bit 24 RANGE\_A: Input voltage range selector for channel pair A

This bit is not active in hardware mode.

0 = Input voltage range: 4VREF (default)

1 = Input voltage range: 2VREF

Bit 23 RANGE\_B: Input voltage range selector for channel pair B

This bit is not active in hardware mode. 0 = Input voltage range: 4VREF (default)

1 = Input voltage range: 2VREF

Bit 22 PD B: Power-down enable for channel pair B

This bit is active in hardware mode.

0 = Normal operation (default)

1 = Channel pair B is powered down

Bit 21 RANGE\_C: Input voltage range selector for channel pair C

This bit is not active in hardware mode.

0 = Input voltage range: 4VREF (default)

1 = Input voltage range: 2VREF

Bit 20 PD\_C: Power-down enable for channel pair C

This bit is active in hardware mode.

0 = Normal operation (default)

1 = Channel pair C is powered down

Bit 19 RANGE\_D: Input voltage range selector for channel pair D

This bit is not active in hardware mode.

0 = Input voltage range: 4VREF (default)

1 = Input voltage range: 2VREF

Bit 18 PD\_D: Power-down enable for channel pair D

This bit is active in hardware mode.

0 = Normal operation (default)

1 = Channel pair D is powered down

Bits[17:16] Not used (default = 0)

Bit 15 REF EN: Internal reference enable

This bit is not active in hardware mode.

0 = Internal reference source disabled (default)

1 = Internal reference source enabled

Bit 14 REFBUF: Internal reference buffers disable

This bit is active in hardware mode if the parallel interface is used.

0 = Internal reference buffers enabled (default)

1 = Internal reference buffers disabled

Bit 13 VREF: Internal reference voltage selector

This bit is active in hardware mode.

0 = Internal reference voltage set to 2.5V (default)

1 = Internal reference voltage set to 3.0V

Bits[12:10] Not used (default = 0)

Bits[9:0] D[9:0]: REFDAC setting bits

These bits are active in hardware mode.

These bits correspond to the settings of the internal reference DACs (compare to the *Reference* section). Bit D9 is the MSB of the DAC. Default value is 3FFh (2.5V, nom).



#### **Parallel Interface**

To use the device with the parallel interface, the  $\overline{PAR}/SER$  pin should be held low. The maximum achievable data throughput rate is 650kSPS for the ADS8528, 600kSPS for the ADS8548, and 510kSPS for the ADS8568 in this case.

Access to the ADS8528/48/68 is controlled as illustrated in Figure 2 and Figure 3.

#### Serial Interface

The serial interface mode is selected by setting the PAR/SER pin high. In this case, each data transfer starts with the falling edge of the frame synchronization input (FS). The conversion results are presented on the serial data output pins SDO\_A (always active), SDO\_B, SDO\_C, and SDO\_D, depending on the selections made using the SEL\_xx pins. Starting with the most significant bit (MSB), the output data are changed with the falling edge of SCLK. Output data of the ADS8528 and ADS8548 maintain the LSB-aligned 16-bit format with leading bits containing the extended sign (see also Table 7). Serial data input SDI are latched with the falling edge of SCLK.

The serial interface can be used with one, two, or four output ports. Port SDO\_B can be enabled using pin 27 (SEL\_B) while ports SDO\_C and SDO\_D are enabled using pin 28 (SEL\_CD). If all four serial data output ports are selected, the data can be read with either two 16-bit data transfers or with a single 32-bit data transfer. The data of channels CH\_x0 are available first, followed by data from channels CH\_x1. The maximum achievable data throughput rate is 480kSPS for the ADS8528, 450kSPS for the ADS8548, and 400kSPS for the ADS8568 in this case.

If the application allows a data transfer using two ports only, the SDO\_A and SDO\_B outputs are used. The device outputs data from channel CH\_A0 followed by CH\_A1, CH\_C0, and CH\_C1 on SDO\_A, while data from channel CH\_B0 followed by CH\_B1, CH\_D0, and CH\_D1 occur on SDO\_B. In this case, a data transfer of four 16-bit words, two 32-bit words, or one continuous 64-bit word is supported. The maximum achievable data throughput rate is 360kSPS for the ADS8528, 345kSPS for the ADS8548, and 315kSPS for the ADS8568 in this case.

The output SDO\_A is always active and exclusively used if only one serial data port is used in the application. The data are available in the following order: CH\_A0, CH\_A1, CH\_B0, CH\_B1, CH\_C0, CH\_C1, CH\_D0, and CH\_D1. Data can be read using eight 16-bit transfers, four 32-bit transfers, two 64-bit transfers, or a single 128-bit transfer. The maximum achievable data throughput rate is 235kSPS for the ADS8528, 230kSPS for the ADS8548 and 215kSPS for the ADS8568 in this case. Figure 1 and Figure 39 show all possible scenarios in more detail.



Figure 39. Data Output with One or Two Active SDOs (All Input Channels Active and Converted)



#### **Daisy-Chain Mode**

The serial interface of the ADS8528/48/68 supports a daisy-chain feature that allows cascading of multiple devices to minimize the board space requirements and simplify routing of the data and control lines. In this case, pins DB3/DCIN\_A, DB2/DCIN\_B, DB1/DCIN\_C, and DB0/DCIN\_D are used as serial data inputs for channels A, B, C, and D, respectively. Figure 40 shows an example of a daisy-chain connection of three devices sharing a common CONVST line to allow simultaneous sampling of 24 analog channels along with the corresponding timing diagram.

To activate the daisy-chain mode, the DCEN pin must be pulled high. However, the DCEN of the first device in the chain must remain low.

In applications in which not all channel pairs are used, it is recommended to declare the part with disabled channel pair(s) to be the first in the daisy-chain.



Figure 40. Example of Daisy-Chaining Three Devices



#### **Output Data Format**

The data output format of the ADS8528/48/68 is binary twos complement, as shown in Table 7. For the ADS8528/48 (which deliver 12-bit or 14-bit conversion results, respectively), the leading bits of either the 16-bit frame (serial interface) or the output pins (DB[15:12] for the ADS8528 or DB[15:14] for the ADS8548 in parallel mode) deliver a sign extension.

**Table 7. Output Data Format** 

|                     |                        | BINARY CODE HEXADECIMAL CODE |                              |                              |  |  |
|---------------------|------------------------|------------------------------|------------------------------|------------------------------|--|--|
| DESCRIPTION         | INPUT VOLTAGE VALUE    | ADS8528                      | ADSS8548                     | ADS8568                      |  |  |
| Positive full-scale | +4VREF or +2VREF       | 0000 0111 1111 1111<br>07FFh | 0001 1111 1111 1111<br>1FFFh | 0111 1111 1111 1111<br>7FFFh |  |  |
| Midscale +0.5LSB    | VREF/(2 × resolution)  | 0000 0000 0000 0000<br>0000h | 0000 0000 0000 0000<br>0000h | 0000 0000 0000 0000<br>0000h |  |  |
| Midscale -0.5LSB    | -VREF/(2 × resolution) | 1111 1111 1111 1111<br>FFFFh | 1111 1111 1111 1111<br>FFFFh | 1111 1111 1111 1111<br>FFFFh |  |  |
| Negative full-scale | –4VREF or –2VREF       | 1111 1000 0000 0000<br>F800h | 1110 0000 0000 0000<br>E000h | 1000 0000 0000 0000<br>8000h |  |  |

#### **Reset and Power-Down Modes**

The device supports two reset mechanisms: a power-on reset (POR) and a pin-controlled reset (RESET) that can be issued using pin 10. Both, the POR and RESET act as a master reset that causes any ongoing conversion to be interrupted, the Configuration Register content to be set to the default value, and all channels to be switched into the sample mode.

When the device is powered up, the POR sets the device in default mode when AVDD reaches 1.2V. In normal operation, glitches on the AVDD supply below this threshold trigger a device reset.

The entire device, except for the digital interface, can be powered down by pulling the \$\overline{STBY}\$ pin low (pin 9). As the digital interface section remains active, data can be retrieved while in stand-by mode. To power the part on again, the \$\overline{STBY}\$ pin must be brought high. The device is ready to start a new conversion after the 10ms required to activate and settle the internal circuitry. This user-controlled approach can be used in applications that require lower data throughput rates at lowest power dissipation. The content of CONFIG is not changed during stand-by mode and it is not required to perform a reset after returning to normal operation.



While the standby mode impacts the entire device, each device channel pair (except channel pair A, which as the master channel pair, is always active) can also be individually switched off by setting the Configuration Register bits C22, C20, and C18 (PD\_x). If a certain channel pair is powered-down in this manner, the output register is disabled as shown in Figure 41. When reactivated, the relevant channel pair requires 10ms to fully settle before starting a new conversion.



(1) Channel pair C disabled (PD\_C = 1),  $\overline{CS}$  = 0.

NOTE: Boxed areas indicate the minimum required frame to acquire all new conversion results. The read access might be interrupted, thereafter.

Figure 41. Example of Data Output Order with Channel Pair C Powered Down<sup>(1)</sup>



The auto-sleep mode is enabled by pulling pin 36 (ASLEEP) high. If the auto-sleep mode is enabled, the ADS8528/48/68 automatically reduce the current requirement to 7mA (IAVDD) after finishing a conversion; thus, the end of conversion actually activates this power-down mode. Triggering a new conversion by applying a positive CONVST\_x edge puts the device back into normal operation, starts the acquisition of the analog input, and automatically starts a new conversion 6 to 7 conversion clock cycles later, as shown in Figure 42. Therefore, a complete conversion process takes 25 to 26 conversion clock cycles; thus, the maximum throughput rate in auto-sleep mode is reduced to a maximum of 400kSPS for the ADS8528, 375kSPS for the ADS8548, and 330kSPS for the ADS8568 in serial interface mode. In parallel mode, the maximum data rates are 510kSPS for the ADS8528, 470kSPS for the ADS8548 and 400kSPS for the ADS8568. If enabled, the internal reference remains active during auto-sleep mode. Table 8 compares the analog current requirements of the device in different modes.



Figure 42. Auto-Sleep Power-Down Mode

Table 8. Maximum Analog Current (IAVDD) Demand of the ADS85x8

| OPERATIONA<br>L MODE         | ANALOG<br>CURRENT<br>(IAVDD) | ENABLED/DIS<br>ABLED BY | ACTIVATED<br>BY          | NORMAL OPERATION TO POWER- DOWN DELAY | RESUMED BY               | POWER-UP<br>TO NORMAL<br>OPERATION<br>DELAY | POWER-UP<br>TO NEXT<br>CONVERSION<br>START TIME |  |
|------------------------------|------------------------------|-------------------------|--------------------------|---------------------------------------|--------------------------|---------------------------------------------|-------------------------------------------------|--|
| Normal                       | 12.5mA/ch pair               | Power on                |                          |                                       |                          |                                             |                                                 |  |
| operation                    | at maximum<br>data rate      | Dower off —             |                          | _                                     | _                        | _                                           |                                                 |  |
| Auto-sleep                   | 1.75mA/ch pair               | ASLEEP = 1              | Each end of              | At falling edge                       | CONVST x                 | Immediate                                   | 7 × +                                           |  |
| Auto-sieep                   |                              | ASLEEP = 0              | conversion               | of BUSY                               | CONV31_X                 |                                             | 7 × t <sub>CCLK</sub> max                       |  |
|                              |                              | $\overline{HW}/SW = 1$  |                          |                                       |                          | Immediate after                             |                                                 |  |
| Power-down of channel pair X | 16µA<br>(channel pair X)     | $\overline{HW}/SW = 0$  | PD_x = 1<br>(CONFIG bit) | Immediate                             | PD_x = 0<br>(CONFIG bit) | completing<br>CONFIG<br>update              | 10ms                                            |  |
| Power-down                   | 2011                         | Power on                | STBY = 0                 | Immodiata                             | STBY = 1                 | Immodiata                                   | 10ma                                            |  |
| (entire device)              | 30μΑ                         | Power off               | 3101 = 0                 | Immediate                             | SIDT = I                 | Immediate                                   | 10ms                                            |  |



#### APPLICATION INFORMATION

#### TYPICAL APPLICATION EXAMPLE

An example of a typical application of the ADS8528/48/68 is illustrated in Figure 43. In this case, the device is used to simultaneously sample and convert the voltages and currents on three phases and the neutral line. In this example, the BUSY signal is not used by the controller while the SW generates the required signals in timely manner. Tl's OPA2211 is used as an input driver, supporting bandwidth that allows running the device at the maximum data rate. However, because relatively low data rates are generally used in this type of applications, the auto-sleep mode is activated in this example (ASLEEP is high) to minimize the current demand on the AVDD and HVDD/HVSS power supplies. Further, the input drivers may not be necessary if the signal source fulfills the requirements as defined by Equation 2. For example, at 10kSPS, the external drivers are not necessary if the source impedance remains below  $830k\Omega$  in  $\pm 4VREF$  mode or  $415k\Omega$  in  $\pm 2VREF$  mode.

While the actual values of the resistors and capacitors depend on the bandwidth and performance requirements of the application, for a data rate of 10kSPS, it is recommended to use a filter capacitor  $C_F$  value of 1nF and a series resistor  $R_F$  of  $10k\Omega$ .

In applications supporting only single supply (for example, 5V), it is recommended to use the TPS65130 to generate the bipolar supplies required by the ADC.

### **GROUNDING**

All ground pins should be connected to a clean ground reference. This connection should be kept as short as possible to minimize the inductance of these paths. It is recommended to use vias connecting the pads directly to the corresponding ground plane. In designs without ground planes, the ground trace should be kept as wide and as short as possible to reduce inductance. Avoid connections that are too close to the grounding point of a microcontroller or digital signal processor.

Depending on the circuit density on the board, placement of the analog and digital components, and the related current loops, a single solid ground plane for the entire printed circuit board (PCB) or dedicated analog and digital ground areas may be used. In case of separated ground areas, ensure a low-impedance connection between the analog and digital ground of the ADC by placing a bridge underneath (or next to) the ADC. Otherwise, even short undershoots on the digital interface with a value of lower than -300mV lead to the conduction of ESD diodes, causing current to flow through the substrate and either degrading the analog performance or even damaging the part. It is recommended to use a common ground plane underneath the device as a local ground reference for all xGND pins; see Figure 44. During PCB layout, care should be taken to avoid any return currents crossing sensitive analog areas or signals.





Figure 43. Three-Phase + N Current/Voltage Measurement Application Based on the ADS85x8

39



#### **POWER SUPPLY**

The ADS8528/48/68 require four separate supplies: an analog supply for the ADC (AVDD), the buffer I/O supply for the digital interface (DVDD), and the high-voltage supplies driving the analog input circuitry (HVDD and HVSS). Generally, there are no specific requirements with regard to the power sequencing of the device. However, when HVDD is supplied before AVDD, the internal electrostatic discharge (ESD) structure conducts, increasing the IHVDD beyond the specified value, until the AVDD is applied.

The AVDD supply provides power to the internal circuitry of the ADC. If run at maximum data rate, the IAVDD is too high to allow use of a passive filter between the digital board supply of the application and the AVDD pins. A linear regulator is recommended to generate the analog supply voltage. Each AVDD pin should be decoupled to AGND with a 100nF ceramic capacitor. In addition, a single 10µF capacitor should be placed close to the device but without compromising the placement of the smaller capacitors. Optionally, each supply pin can be decoupled using a 1µF ceramic capacitor without the requirement for the additional 10µF capacitor.

The DVDD supply is only used to drive the digital I/O buffers and allows seamless interface with most state-of-the-art processors and controllers. As a result of the low IDVDD value, a  $10\Omega$  series resistor can be used on the DVDD pin to reduce the noise energy from the external digital circuitry influencing the performance of the device. A bypass ceramic capacitor of  $1\mu F$  (or alternatively, a pair of 100nF and  $10\mu F$  capacitors) should be placed between pins 24 and 25.

The high-voltage supplies (HVSS and HVDD) are connected to the analog inputs. These supplies are not required to be of symmetrical nature with regard to AGND. Noise and glitches on these supplies directly couple into the input signals. Place a 100nF ceramic decoupling capacitor, located as close to the device as possible, between each of pins 1, 48, and AGND. An additional 10µF capacitor is used that should be placed close to the device but without compromising the placement of the smaller capacitors.

Figure 44 shows a layout recommendation for the ADS8528/48/68 along with the proper decoupling and reference capacitors placement and connections. The layout recommendation takes into account the actual size of the components used.





(1) All AVDD/DVDD decoupling capacitors are placed on the bottom layer underneath the device power-supply pins and are connected by vias. All 100nF ceramic capacitors are placed as close as possible to the device while the 10µF capacitors are also close but without compromising the placement of the smaller capacitors.

Figure 44. Layout Recommendation



# **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | hanges from Original (August 2011) to Revision A                              | Page |
|----|-------------------------------------------------------------------------------|------|
| •  | Deleted INL column from Family/Ordering Information table                     | 2    |
| •  | Changed DC Accuracy, INL parameter in ADS8568 Electical Chatacteristics table | 5    |



16-Nov-2011

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| ADS8528SPM       | ACTIVE     | LQFP         | PM                 | 64   | 160         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| ADS8528SPMR      | ACTIVE     | LQFP         | PM                 | 64   | 1000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| ADS8528SRGCR     | ACTIVE     | VQFN         | RGC                | 64   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| ADS8528SRGCT     | ACTIVE     | VQFN         | RGC                | 64   | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| ADS8548SPM       | ACTIVE     | LQFP         | PM                 | 64   | 160         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| ADS8548SPMR      | ACTIVE     | LQFP         | PM                 | 64   | 1000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| ADS8548SRGCR     | ACTIVE     | VQFN         | RGC                | 64   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| ADS8548SRGCT     | ACTIVE     | VQFN         | RGC                | 64   | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| ADS8568SPM       | ACTIVE     | LQFP         | PM                 | 64   | 160         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| ADS8568SPMR      | ACTIVE     | LQFP         | PM                 | 64   | 1000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| ADS8568SRGCR     | ACTIVE     | VQFN         | RGC                | 64   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| ADS8568SRGCT     | ACTIVE     | VQFN         | RGC                | 64   | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



## PACKAGE OPTION ADDENDUM

16-Nov-2011

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL. Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 9-Aug-2012

# TAPE AND REEL INFORMATION

## **REEL DIMENSIONS**



## **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## TAPE AND REEL INFORMATION

\*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ADS8528SPMR  | LQFP            | PM                 | 64 | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 2.1        | 16.0       | 24.0      | Q2               |
| ADS8528SRGCR | VQFN            | RGC                | 64 | 2000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.5        | 12.0       | 16.0      | Q2               |
| ADS8528SRGCT | VQFN            | RGC                | 64 | 250  | 180.0                    | 16.4                     | 9.3        | 9.3        | 1.5        | 12.0       | 16.0      | Q2               |
| ADS8548SPMR  | LQFP            | PM                 | 64 | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 2.1        | 16.0       | 24.0      | Q2               |
| ADS8548SRGCR | VQFN            | RGC                | 64 | 2000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.5        | 12.0       | 16.0      | Q2               |
| ADS8548SRGCT | VQFN            | RGC                | 64 | 250  | 180.0                    | 16.4                     | 9.3        | 9.3        | 1.5        | 12.0       | 16.0      | Q2               |
| ADS8568SPMR  | LQFP            | PM                 | 64 | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 2.1        | 16.0       | 24.0      | Q2               |
| ADS8568SRGCR | VQFN            | RGC                | 64 | 2000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.5        | 12.0       | 16.0      | Q2               |
| ADS8568SRGCT | VQFN            | RGC                | 64 | 250  | 180.0                    | 16.4                     | 9.3        | 9.3        | 1.5        | 12.0       | 16.0      | Q2               |

www.ti.com 9-Aug-2012



\*All dimensions are nominal

| 7 til dillionorono aro nominar |              |                 |      |      |             |            |             |
|--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| ADS8528SPMR                    | LQFP         | PM              | 64   | 1000 | 367.0       | 367.0      | 45.0        |
| ADS8528SRGCR                   | VQFN         | RGC             | 64   | 2000 | 367.0       | 367.0      | 38.0        |
| ADS8528SRGCT                   | VQFN         | RGC             | 64   | 250  | 210.0       | 185.0      | 35.0        |
| ADS8548SPMR                    | LQFP         | PM              | 64   | 1000 | 367.0       | 367.0      | 45.0        |
| ADS8548SRGCR                   | VQFN         | RGC             | 64   | 2000 | 367.0       | 367.0      | 38.0        |
| ADS8548SRGCT                   | VQFN         | RGC             | 64   | 250  | 210.0       | 185.0      | 35.0        |
| ADS8568SPMR                    | LQFP         | PM              | 64   | 1000 | 367.0       | 367.0      | 45.0        |
| ADS8568SRGCR                   | VQFN         | RGC             | 64   | 2000 | 367.0       | 367.0      | 38.0        |
| ADS8568SRGCT                   | VQFN         | RGC             | 64   | 250  | 210.0       | 185.0      | 35.0        |



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5—1994.
  - B. This drawing is subject to change without notice.
  - C. Quad Flatpack, No-leads (QFN) package configuration.
  - D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
  - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.



# RGC (S-PVQFN-N64)

PLASTIC QUAD FLATPACK NO-LEAD

## THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters



# RGC (S-PVQFN-N64)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in thermal pad.



# PM (S-PQFP-G64)

## PLASTIC QUAD FLATPACK

1



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-026
- D. May also be thermally enhanced plastic with leads connected to the die pads.

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| roducts |              | Applications |
|---------|--------------|--------------|
|         | ti aaaa/adia | A            |

Pr

Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio www.ti.com/communications **Amplifiers** amplifier.ti.com Communications and Telecom **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

OMAP Mobile Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

www.ti-rfid.com